# ESc201, Lecture 32: (Digital) **Carry Look Ahead (CLA)**

 $S_6$ 

FΑ

 $A_6 B_6$ 

 $S_7$ 

FΑ

Multi-bit binary adders built by 1-bit Full Adder becomes a botheration for large numbers. This is because Cout the higher order bit addition has to wait for the trickling down of the carry bit from the lowe order bits. But there are no free lunches.

FΑ

 $A_5$   $B_5$ 

A (0 to 7)

 $S_4$ 

FΑ

 $A_4 B_4$ 

 $S_3$ 

FΑ

 $A_3 B_3$ 

**B** (0 to 7)



For the 1st stage of the Carry Generator Circuit, the Generate term, G<sub>i</sub>=A<sub>i</sub>B<sub>i</sub>, is just an AND gate, and to get the Propagate term  $P_i=A_i+B_i$ , it is an OR gate. For the 2<sup>nd</sup> stage (Example:  $C_0 = G_0 + P_0C_{in}$ ) to generate  $C_i$ . Similarly the last term of  $C_3$  is  $P_3P_2P_1P_0C_2$ . Hence with the increase in the number of bits, the number of Fan-in's to the AND gate increases and it lands up in a law of diminishing returns.

Implementation: Not suitable for more than 8-bits.



# ESc201, Lecture 32: (Digital) Combinational Logic Topics left

DC 00

00

01

01

\_ 11

- 1. Decoders, Encoders
- 2. Multiplexers
- 3. Adder/Subtractors, Multipliers
- 4. Comparators
- 5. Parity Generators
- **6.** .....

|   |   | í |       |       |       |       |            | 11          | U                     | ı I | ٥        |
|---|---|---|-------|-------|-------|-------|------------|-------------|-----------------------|-----|----------|
| Ε | В | Α | $Y_0$ | $Y_1$ | $Y_2$ | $Y_3$ | _          | 10          | 1                     | 1   | 0        |
| 0 | X | X | 0     | 0     | 0     | 0     |            | 2/4         |                       | 7   |          |
| 1 | 0 | 0 | 1     | 0     | 0     | 0 —   | 乍          | <b>2</b> /¬ | <b>y</b> <sub>0</sub> |     | <b>-</b> |
| 1 | 0 | 1 | 0     | 1     | 0     | 0     |            |             | <b>y</b> <sub>1</sub> | -   | <b>-</b> |
| 1 | 1 | 0 | 0     | 0     | 1     | 0     |            |             | <b>y</b> <sub>2</sub> | -   | <b>-</b> |
| 1 | 1 | 1 | 0     | 0     | 0     | 1 —   | A          |             | <b>y</b> <sub>3</sub> | _   | <b>-</b> |
|   |   |   |       |       |       |       | <b>1</b> B |             |                       |     |          |



# Decoders with 'Enable' input

| Dec    | :   |   | ł | npı | rt |    |   |   | 0 | utp | ut |   |   |
|--------|-----|---|---|-----|----|----|---|---|---|-----|----|---|---|
| Functi | ion | ۵ | C | 8   | A  | BI | 8 | b | С | d   | •  | f | g |
| 0      |     | 0 | 0 | 0   | 0  | 1  | 1 | 1 | 1 | 1   | 1  | 1 | 0 |
| 1      |     | 0 | 0 | 0   | 1  | 1  | 0 | 1 | 1 | 0   | 0  | 0 | 0 |
| 2      |     | 0 | 0 | 1   | 0  | 1  | 1 | 1 | 0 | 1   | 1  | 0 | 1 |
| 3      |     | 0 | 0 | 1   | 1  | 1  | 1 | 1 | 1 | 1   | 0  | 0 | 1 |
| 4      |     | 0 | 1 | 0   | 0  | 1  | 0 | 1 | 1 | 0   | 0  | 1 | 1 |
| 5      |     | 0 | 1 | 0   | 1  | 1  | 1 | 0 | 1 | 1   | 0  | 1 | 1 |
| 6      |     | 0 | 1 | 1   | 0  | 1  | 0 | 0 | 1 | 1   | 1  | 1 | 1 |
| 7      |     | 0 | 1 | 1   | 1  | 1  | 1 | 1 | 1 | 0   | 0  | 0 | 0 |
| 8      |     | 1 | 0 | 0   | 0  | 1  | 1 | 1 | 1 | 1   | 1  | 1 | 1 |
| 9      |     | 1 | 0 | 0   | 1  | 1  | 1 | 1 | t | 0   | 0  | 1 | 1 |
| 10     |     | 1 | 0 | 1   | 0  | 1  | 0 | 0 | 0 | 1   | 1  | 0 | 1 |
| 11     |     | 1 | 0 | 1   | 1  | 1  | 0 | 0 | 1 | 1   | 0  | 0 | 1 |
| 12     |     | 1 | 1 | 0   | 0  | 1  | ٥ | 1 | 0 | 0   | 0  | 1 | 1 |
| 13     |     | 1 | 1 | 0   | 1  | 1  | 1 | 0 | 0 | 1   | 0  | 1 | 1 |
| 14     |     | 1 | 1 | 1   | 0  | 1  | 0 | 0 | 0 | 1   | 1  | 1 | 1 |
| 15     | ,   | 1 | 1 | 1   | 1  | 1  | 0 | 0 | 0 | 0   | 0  | 0 | 0 |
| BI     |     | × | × | ×   | ×  | 0  | 0 | 0 | 0 | 0   | 0  | 0 | 0 |

$$a = (\overline{D} + \overline{B}).(\overline{C} + A).(D + C + B + \overline{A})$$

'Enable' used to blank a digit when not used or to hold a value steady.

### ESc201, Lecture 32: Digital: Binary Coded Decimal (BCD)

Code each number 0-9 into 4 bits and concatenate, such as:

0001

3

 $0110 = 0001 \ 0011 \ 0110$ 

310



Sometimes it is simpler to implement functions using BCD than raw binary. But, inefficient due to a large waste of states (10-15) of the 4-bits. An example is a 7segment display decoder.

6

| $\overline{}$  | 4.10 |   |         | ]     | Enc   | ode   | rs (  | (In | ver | se of    | deco            | oder            | rs) |    |
|----------------|------|---|---------|-------|-------|-------|-------|-----|-----|----------|-----------------|-----------------|-----|----|
|                | 4/2  | Δ |         | $d_3$ | $d_2$ | $d_1$ | $d_0$ | В   | Α   | $d_3d_2$ | 000             | 01              | 11  | 10 |
| $ \frac{1}{1}$ |      | A |         | 0     | 0     | 0     | 1     | 0   | 0   | 00       | Х               | 0               | Х   | 1  |
| 2              |      | В | <b></b> | 0     | 0     | 1     | 0     | 0   | 1   | 01       | 0               | Х               | Х   | Х  |
| 3              |      |   |         | 0     | 1     | 0     | 0     | 1   | 0   | 11       | х               | Х               | Х   | Х  |
| Errors:        |      |   | 1       | 0     | 0     | 0     | 1     | 1   | 10  | 1        | х               | х               | х   |    |
| •Suppo         |      |   |         |       | vaila | able  | )     |     |     | A=       | $\frac{1}{d_2}$ | $\frac{1}{d_0}$ |     |    |

| $d_1d_2$ $d_3d_2$ $00$ | 000 | 01 | 11 | 10 |  |  |  |  |  |
|------------------------|-----|----|----|----|--|--|--|--|--|
| 00                     | Х   | 0  | Х  | 0  |  |  |  |  |  |
| 01                     | 1   | х  | x  | х  |  |  |  |  |  |
| 11                     | Х   | х  | х  | х  |  |  |  |  |  |
| 10                     | 1   | х  | х  | х  |  |  |  |  |  |
| R=d                    |     |    |    |    |  |  |  |  |  |

•In typical communication systems, error rates are low, e.g. 1 bit error every 100,000 bits

- •But not zero! What happens when a bit flips?
- •Bit flip error: 0 instead of 1 or 1 instead of 0
- •Suppose 100 is transmitted, but a bit error may result in 000 being received.



Single bit flip results in a catastrophic error !!!

# ESc201, Lecture 32: (Digital)

Error detection and correction -- Parity

Even parity: Set MSB so as to ensure that the total number of ones in the string are even.

ASCII code of "S"



Sender sets parity bit to 0

Interference changes bit

A 1-bit error changes the parity and thus can be detected. But what if two errors are there? One needs to add one more bit. Hence nothing is full proof and 1 bit needed for seven message bits. Efficiency is 14%!!

### **Error detection and correction -- Checksum**

Checksum: When data is to be transmitted over a large distance, as ingle Parity bit is not really effective, as the data is subjected to burst noise which may persisit for several ms. This will change the data in the process. The Checksum character is obtained by summing all the messages and is transmitted to the receiver after the message is sent. The receiver receives the checksum and figures out if a correction is needed.

Example: The checksum code for a block of messages  $(48)_{16}$ ,  $(65)_{16}$ ,  $(6C)_{16}$ ,  $(70)_{16}$ , and  $(21)_{16}$ . Sum gives in the LSB 8+5+C+0+1=26. Divide by 16 gives 1 as dividend (to be carried over to next higher bit) and 10 as remainder = $(A)_{16}$ . In the next higher bit (here MSB) the sum is 1(carry)+4+6+6+7+2=26. Again divide by 16 to get 10 as remainder = $(A)_{16}$  with a carry over of 1 out of the MSB. Ignoring this carry, the sum is  $(AA)_{16}$ . Hence the checksum is  $(AA)_{16}$ . This, however, is not the only algorithm and others more complex ones are commonly what is commercially used.

### ESc201, Lecture 32: (Digital) Multiplexers (MUX)

Multiplexing means to transmit a large number of information units over a small number of lines (or channels in communication). A Multiplexer, in general, may have M-data inputs and 1 or more output lines. The path of the M-inputs to the output line is controlled by combinational circuits by a set of N-select lines. The relation between M-input lines to 1-output line is given by M=2<sup>N</sup>, an N-bit binary code can generate 2<sup>N</sup> address codes, where each address code controls one input out of M. Besides the inputs and output there is usually one more input called the 'Enable' line. Usually the 'Enable' line is low for the MUX to be active and it can be made inactive by applying a high-input to the 'Enable' line. Then the truth table for a 8-to-1 MUX is:

| Enable | Selec | t Inp          | outs  | Selected       | Output Y will               |  |  |
|--------|-------|----------------|-------|----------------|-----------------------------|--|--|
| (EN)   | $S_2$ | S <sub>1</sub> | $S_0$ | Input          | be the same<br>as one Input |  |  |
| 0      | 0     | 0              | 0     | $I_0$          | $I_0$                       |  |  |
| 0      | 0     | 0              | 1     | I <sub>1</sub> | $I_1$                       |  |  |
| 0      | 0     | 1              | 0     | $I_2$          | $I_2$                       |  |  |
| 0      | 0     | 1              | 1     | $I_3$          | $I_3$                       |  |  |
| 0      | 1     | 0              | 0     | $I_4$          | $I_4$                       |  |  |
| 0      | 1     | 0              | 1     | I <sub>5</sub> | I <sub>5</sub>              |  |  |
| 0      | 1     | 1              | 0     | I <sub>6</sub> | I <sub>6</sub>              |  |  |
| 0      | 1     | 1              | 1     | $I_7$          | I <sub>7</sub>              |  |  |
| 1      | X     | X              | X     | None           | 0                           |  |  |



The combinational circuit can now be built up with the algebra on the right. (m's are the minterms)

$$Y = (\overline{S}_{2}.\overline{S}_{1}.\overline{S}_{0}.I_{0} + \overline{S}_{2}.\overline{S}_{1}.S_{0}.I_{1} + \overline{S}_{2}.S_{1}.\overline{S}_{0}.I_{2} + \overline{S}_{2}.S_{1}.\overline{S}_{0}.I_{3} + S_{2}.\overline{S}_{1}.\overline{S}_{0}.I_{4} + S_{2}.\overline{S}_{1}.\overline{S}_{0}.I_{5} + S_{2}.\overline{S}_{1}.\overline{S}_{0}.I_{6} + S_{2}.S_{1}.\overline{S}_{0}.I_{7})\overline{EN}$$

$$= (\sum_{i=1}^{2n-1} m_{i}I_{i})\overline{EN}$$



# ESc201, Lecture 32: (Digital) MUX Application

**MUX expansion:** 

TWO 2x1 MUX to 4x1 MUX.



**MUX + priority encoders--- who gets to use a Printer first?** 

Let's say priority is 3, 2, 1, and 0 with user 3 having the highest Priority



# printer

Resource

X and Y have to be determined based on this

priority order and the requests to use the resource.

| $R_0$ | $R_1$ | $R_2$ | $R_3$ | Χ | У |
|-------|-------|-------|-------|---|---|
| 0     | 0     | 0     | 0     | Х | Χ |

1 0 0 0 0 0 0 x 1 0 0 0 1

x x 1 0 1 0 x x x 1 1 1

$$X=R_{2}+R_{3}$$
 $Y=R_{1}R_{2}+R_{3}$ 

| .р. г       | 5  |    | X  |    |               |   |
|-------------|----|----|----|----|---------------|---|
| R₁F<br>R₃R₂ | ٥, | 00 | 01 | 11 | 10            | • |
| 00          |    | 0  |    | 0  | 0             | l |
| 01          |    | 1  | 1  | 1  | 1             |   |
| 11          |    | 1  | 1  | 1  | 1             | 1 |
|             | H  |    |    |    | $\rightarrow$ | ł |
| 10          |    | 1  | 1  | 1  | 1             | I |
|             |    |    |    |    |               | • |

